

# **National University**



of Computer and Emerging Sciences Chiniot-Faisalabad Campus

# EE1005 – Digital Logic Design Assignment – 5 Part – 1 Spring 2024

**Instructor:** Muhammad Adeel Tahir **Sections:** BS-SE 2A, BS-SE 2B, BS-CS 2F

**Due Dates:** 

**Maximum Marks: 150+110 = 260** Part 1: 30<sup>th</sup> April 2024 Part 2: 10<sup>th</sup> May 2024

- Partially or fully **copied assignments** will be marked as **zero**.
- Only **handwritten** solution on **A4 page** will be accepted.
- Submission on the GCR by the deadline is **Compulsory.**
- Late submissions are not allowed. In case of late submission, assignment will not be accepted.
- Clearly indicate all the calculations in your solution. No points will be awarded in case of missing calculations.
- You can submit your assignment **during the class** on due date. But submitting on GCR as mentioned is compulsory.
- Proper calculations including k-map and circuit diagram labelling at each output, simplifications if any are to be implemented, missing steps will receive zero marks in that question straight away.
- Only eligible handwriting will be checked, the question shall be liable to receiving a 0 if the not readable at all.
- A viva of this assignment will take place and hence not being able to explain your questions will lead to 0 in that specific question.

Question 1: (2+5+5+3=15 marks)

Design a combinational circuit that can detect whether the 3-bit input binary number is even, odd, or prime number.

- (a) Find the number of inputs, and outputs.
- (b) Draw the truth table for the design problem
- (c) Implement the circuit using  $3 \times 8$  Decoder.
- (d) Explain the design implementation in your own words. Lack of understanding of the problem, and incorrect explanation will lead to 0 in the question.

#### **Solution:**

(2) Using 3 bits, we can supresent o to 27-1.

(a) Truth table:

(b) Using 3 bits, we can supresent o to 27-1.

(c) Truth table:

| Decimal | D2 | D, | Do | even | odd | Burn |
|---------|----|----|----|------|-----|------|
| 0       | 0  | 0  | 0  | 1    | o   | 0    |
| 1       | 0  | 0  | 1  | 0    | 1   | 1    |
| 2       | 0  | 1  | 0  | 1    | 0   | 1    |
| 3       | 0  | 1  | 1  | 0    | 1   | 1    |
| 4       | 1  | 0  | 0  | 1    | 0   | 0    |
| 5       | 1  | 0  | 1  | 0    | 1   | 1    |
| 6       | 1- | 1  | 0  | 1    | 0   | 0    |
| 1       | 11 | 1  | 1  | 0    | 11  | 1    |

Even numbers - 0,2,4,6

Odd numbers - 1,3,5,7

Brime numbers - 1,2,3,5,7

the truth
table

Ewen numbers = D\_2D, Do + D, D, Do + D, D, Do + D, D, Do Odd numbers =  $\overline{D}_2 \overline{D}_1 D_0 + \overline{D}_2 D_1 D_0 + D_2 \overline{D}_1 D_0 + D_2 \overline{D}_1 D_0 + D_2 \overline{D}_1 D_0$ Prime number =  $\overline{D}_2 \overline{D}_1 D_0 + \overline{D}_2 D_1 \overline{D}_0 + \overline{D}_2 \overline{D}_1 D_0 + \overline{D}_2 \overline{D}_1 D_0$ + D, D, D.



Question 2: (5+8+2=15 marks)

Design a combinational circuit that takes 3-bit input and at the output it multiplies it by 3 and adds 1 to have the final output. Design this circuit using only  $2 \times 4$  decoders and basic logic gates if necessary.

- a) Properly label and fill the truth table in neat and clean manner for this design.
- b) Design the circuit diagram for this problem.
- c) Explain the approach in your own words (5-8 lines max). Wrong explanation leads to 0.

#### **Solution:**

The input is a 3-bit number (0-7).

The maximum output can be  $(7 \times 3) + 1 = 22$ , so we need 5 bits at the output.

| Innut Number | Inp | out E | Bits | Output Number           | Output Bits    |            |                |    |    |  |
|--------------|-----|-------|------|-------------------------|----------------|------------|----------------|----|----|--|
| Input Number | x   | y     | z    | Output Number           | A <sub>4</sub> | <b>A</b> 3 | A <sub>2</sub> | Aı | Ao |  |
| 0            | 0   | 0     | 0    | $(0\times3)+1=1$        | 0              | 0          | 0              | 0  | 1  |  |
| 1            | 0   | 0     | 1    | $(1\times3)+1=4$        | 0              | 0          | 1              | 0  | 0  |  |
| 2            | 0   | 1     | 0    | $(2\times3)+1=7$        | 0              | 0          | 1              | 1  | 1  |  |
| 3            | 0   | 1     | 1    | $(3 \times 3) + 1 = 10$ | 0              | 1          | 0              | 1  | 0  |  |
| 4            | 1   | 0     | 0    | $(4 \times 3) + 1 = 13$ | 0              | 1          | 1              | 0  | 1  |  |
| 5            | 1   | 0     | 1    | $(5 \times 3) + 1 = 16$ | 1              | 0          | 0              | 0  | 0  |  |
| 6            | 1   | 1     | 0    | $(6 \times 3) + 1 = 19$ | 1              | 0          | 0              | 1  | 1  |  |
| 7            | 1   | 1     | 1    | $(7 \times 3) + 1 = 22$ | 1              | 0          | 1              | 1  | 0  |  |

$$\begin{array}{lll} A_4 = \Sigma(5,\,6,\,7) & A_3 = \Sigma(3,\,4) & A_2 = \Sigma(1,\,2,\,4,\,7) \\ A_1 = \Sigma(2,\,3,\,6,\,7) & A_0 = \Sigma(0,\,2,\,4,\,6) & \end{array}$$



Design a Circuit for the Space Colony Defense Game Using a 8 ×1 Multiplexer.

#### **Objective:**

Your task is to design an electronic circuit for a game called "Space Colony Defense." In this game, there are four defense systems positioned around a space colony. Each defense system can either activate (HIGH) or deactivate (LOW) based on the threat level detected by its sensors. The colony is considered safe if at least three out of the four defense systems activate.

#### **Requirements:**

#### 1. Defense Systems and Activation:

- There are four defense systems positioned around the space colony.
- Each defense system can either activate (HIGH) or deactivate (LOW) based on the threat level detected.

#### 2. Safety Indicator:

- The game must include a "safe zone indicator" that turns ON if the colony is considered safe. For the purpose of this game, define "safe" as at least three out of the four defense systems being activated.
- If the colony is not considered safe, the indicator should remain OFF, indicating that the colony is at risk.

#### 3. Circuit Design:

- Use an 8 X 1 Multiplexer (MUX) to determine whether the colony is safe based on the status of the defense systems.
- You may use basic logic gates if necessary to assist in the design.
- Determine how the outputs from the defense systems will control the selection lines of the MUX to achieve the desired outcome.

#### 4. Output Explanation:

- Clearly explain how the MUX and any additional logic gates you use contribute to the final decision of turning the safe zone indicator ON or OFF.

#### Implement the following:

- a) A truth table that outlines how different combinations of defense system statuses affect the safe zone indicator.
- b) A schematic diagram of the circuit, clearly labeling each input and output carefully.
- c) A detailed explanation of how the circuit processes the defense system statuses to control the safe zone indicator.

Note: Ensure your design is clear and well-documented, as you will need to explain how it works later. Incase the writing is not readable a straight 0 shall be awarded.

#### **Solution:**

Here we have 4 inputs and 1 output.

As we are using 8×1 Multiplexer, so there will be 3 selections lines and 8 data lines.

J1, J2, and J3 will act as selection lines.

We will divide the truth table in 8 equal parts and for each part we will represent S in terms of J4

**Truth Table** 

| J1 | J2  | J3 | J4 | S |        |                           |
|----|-----|----|----|---|--------|---------------------------|
| 0  | 0   | 0  | 0  | 0 | S = 0  | MUX Implementation        |
| 0  | 0   | 0  | 1  | 0 | 3-0    | 8 x 1 MUX                 |
| 0  | 0   | 1  | 0  | 0 | S = 0  | J3 — S <sub>0</sub>       |
| 0  | 0   | 1  | 1  | 0 | 3-0    | $J_2 \longrightarrow S_1$ |
| 0  | 1   | 0  | 0  | 0 | S = 0  | J1 S <sub>2</sub>         |
| 0  | 1   | 0  | 1  | 0 | 3-0    |                           |
| 0  | 1   | 1  | 0  | 0 | S = J4 | 0 — 0                     |
| 0  | 1   | 1  | 1  | 1 | 5-14   | 0 — 1                     |
| 1  | 0   | 0  | 0  | 0 | S = 0  | 0 — 2                     |
| 1  | 0   | 0  | 1  | 0 | 3-0    | J4 — 3                    |
| 1  | 0   | 1  | 0  | 0 | S = J4 | 0 4                       |
| 1  | 0   | 1  | 1  | 1 | 5 – 14 | J4 — 5<br>J4 — 6          |
| 1  | 1   | 0  | 0  | 0 | S = J4 | 7                         |
| 1  | 1   | 0  | 1  | 1 | 5 – 14 | ]                         |
| 1  | 1 - | 1  | 0  | 1 | S = 1  |                           |
| 1  | 1   | 1. | 1  | 1 | 3 – 1  |                           |

Question 4: (5+3+2 = 10 marks)

Design a digital circuit that takes in an input consisting of three binary digits. The circuit should process the input and produce an output made up of two binary digits, known as B1 and B0. The purpose of this output is to represent the number of '1's that are present in the input.

For example, if the input is '101', the output should be '10'.

- a) Implement the truth table of this circuit
- b) Implement the design using a one  $3 \times 8$  Decoder, OR gates, and one 4-2 encoder.
- c) Explain the role of each component of design (i.e the use of decoder, encoder, and the OR gate)
- d) Draw the circuit diagram/design implementation in a neat and clean handwriting, clearly mention the inputs, outputs and connections and label them carefully, incase the diagram is not understandable, the question will receive no marks.
- e) Explain how the design is working in a clear and concise manner (5-8 points step by step) **Solution:**

#### Truth Table:

| <b>A2</b> | A1 | <b>A0</b> | Number of 1's | <b>B1</b> | B0 |
|-----------|----|-----------|---------------|-----------|----|
| 0         | 0  | 0         | 0             | 0         | 0  |
| 0         | 0  | 1         | 1             | 0         | 1  |
| 0         | 1  | 0         | 1             | 0         | 1  |
| 0         | 1  | 1         | 2             | 1         | 0  |
| 1         | 0  | 0         | 1             | 0         | 1  |
| 1         | 0  | 1         | 2             | 1         | 0  |
| 1         | 1  | 0         | 2             | 1         | 0  |
| 1         | 1  | 1         | 3             | 1         | 1  |

#### **Design Implementation:**



#### **Design Explanation:**

1. **Using a 3-8 Decoder:** The 3-8 decoder will take the 3-bit input A and generate 8 outputs, each corresponding to one of the combinations of A.

#### 2. Connecting Outputs to OR Gates:

- Connect the outputs of the decoder that correspond to having one '1' in the input (positions 001, 010, 100) to an OR gate to generate B0.
- Connect the outputs of the decoder that correspond to having two '1's in the input (positions 011, 101, 110) to another OR gate to generate part of B1.
- Connect the output of the decoder that corresponds to having three '1's in the input (position 111) directly to B1 as well.

#### 3. Using a 4-2 Encoder:

• The outputs of the two OR gates and the direct output from the decoder (for three '1's) are then fed into a 4-2 encoder.

#### 4. Labeling:

- Label all inputs (A2, A1, A0) and outputs (B1, B0).
- Label intermediate connections and components (decoder outputs, OR gate inputs/outputs, encoder inputs/outputs).

Question 5: (10 marks)

Using a decoder and external gates, design the combinational circuit defined by the following three Boolean functions:

$$F1 = x'yz' + xz$$
$$F2 = xy'z' + x'y$$

$$F3 = x'y'z' + xy$$

#### **Solution:**

$$F_1 = x(y + y')z + x'yz' = xyx + xy'z + x'yz' = \Sigma(2, 5, 7)$$

$$F_2 = xy'z' + x'y = xy'z' + x'yz + x'yz' = \Sigma(2, 3, 4)$$

$$F_3 = x'y'z' + xy(z + z') = x'y'z' + xyz + xyz' = \Sigma(0, 6, 7)$$



Question 6: (5+5+5=15 marks)

Implement a Full Adder Using a 3-to-8 Decoder and Minimal Logic Gates

#### **Part A: Truth Table**

- **Task:** Draw the truth table for a full adder. Include all possible combinations of inputs and the corresponding outputs for sum and carry.
- **Expected Output:** A complete truth table with columns for inputs  $C_i$ ,  $X_i$ ,  $Y_i$  and outputs  $S_i$  (sum) and  $C_{i+1}$  (carry output).

#### Part B: Schematic Diagram

- **Task:** Create a schematic diagram showing how to implement the full adder using a single 3-to-8 decoder and the minimal number of gates.
- **Expected Output:** A clear and labeled diagram that includes:
  - The decoder with labeled inputs and outputs.
  - The connections from the decoder outputs to the gates.
  - The gates that produce the sum and carry outputs.

#### **Part C: Implementation Details (5+5)**

- Task: Explain how the outputs of the decoder are used to derive the sum and carry outputs using the logic gates.
- **Expected Output:** A detailed explanation of:
  - Which decoder outputs are connected to which gate.
  - How these connections implement the sum and carry functions of the full adder.

#### **Solution:**



#### **Implementation Details:**

#### Using a 3-to-8 Decoder:

- **Decoder Outputs:** The decoder has three inputs and eight outputs. Each output corresponds to one of the eight possible combinations of the inputs.
- Connection to OR Gates:
  - **Sum (S) Calculation:** Connect outputs Y1,Y2,Y4,Y7 of the decoder to an OR gate. These outputs represent the cases where the sum is 1.
  - Carry Out  $(C_{i+1})$  Calculation: Connect outputs Y3, Y5, Y6, Y7 to another OR gate. These outputs represent the cases where the carry out is 1.

Question 7 (5+5=10)

• Use the following  $4\times1$  MUX to create a  $8\times1$  MUX. Label the diagram neatly on the paper.



• Construct a 16 X I multiplexer with two 8 X I and one 2 X I multiplexers. Use block diagrams.

# **Solution:**

1)





2)

Question 8 (5+5+5=15 marks)

Design a circuit that tests if a 4-bit binary number is a prime number in the decimal system. Assume that the input is represented by the signals a,b,c,d (a is most significant bit and d is the least significant bit) and the output is represented by F. Hint: 0 and 1 are not Prime.

You will implement the following:

- 1. Draw the truth table for the function F(a,b,c,d)
- 2. Implement the function using one 8-to-1 multiplexer and a minimal number of extra AND, OR, and NOT gates:
  - You are required to clearly label all inputs, pins, and outputs in your implementation.
- 3. Draw the truth table for the function again:
  - After redrawing the truth table, implement the function using one 4-to-1 multiplexer and a minimal number of extra AND, OR, and NOT gates.
  - Again, all inputs, pins, and outputs must be clearly labeled.

# **Solution:**

| a) |    |    |   |       |   |          |
|----|----|----|---|-------|---|----------|
|    | #  | 9  | в | cid   | f |          |
|    | 0  | 0  | 0 | 0:0   | 0 | 7,       |
|    | 1  | 0  | 0 | 0:1   | 0 | } c      |
|    | 2  | 0  | 0 | 1:0   | 1 | `) ,     |
|    | 3  | 0  | 0 | 1:1   | 1 | } 1      |
|    | 4  | 0  | - | 0:0   | 0 | -<br>} d |
|    | 5  | 0. | 1 | 0:1   | 1 | 3        |
|    | 6  | O  | 1 | 10    | 0 | 7 1      |
|    | 7  | 0  | 1 | 111.  | 1 | } d      |
|    | 8  | 1  | 0 | 0:0   | 0 | 3 2      |
|    | 9  |    | 0 | 0:1   | 0 | }0       |
|    | 10 |    | 0 | 1:0   | 0 | 7 ,      |
|    | U  | 1  | 0 | 1:1   | 1 | } d      |
|    | 12 | 1  | 1 | 0:0   | 0 | _<br>    |
|    | 13 | 1  | i | 0:1   | 0 | } d      |
|    | 14 | 1  | 1 | 1:0   | 0 | 7:       |
|    | ١5 | 1  | - | 1 : ) | 0 | 30       |
|    |    |    |   |       |   |          |





Question 9 (5+5+5=15 marks)

Implement the following using  $4 \times 1$  MUX and external gates, connect A and B to the selection lines. The input requirements for the four data lines will be a function of variables C and D. These values are obtained by expressing F as a function of C and D for each of the four cases when AB= 00, 01,10,11. The functions may have to be implemented with external gates:

- a)  $F(A,B,C,D) = \sum (1,3,4,11,12,13,14,15)$
- b)  $F(A,B,C,D) = \sum (1,2,4,7,8,9,10,11)$

Implement the following using  $8 \times 1$  MUX and externals gates if required, a truth table with neat and clean diagram is necessary.

a) 
$$F(A, B, C, D) = \Sigma(1, 3, 4, 11, 12, 13, 14, 15)$$

#### **Solution:**

(a) Inputs ABCD0000 AB = 000001 0010 0011 0100 AB = 010101 0 0110 MUX 1 =(C+D)'0111 2 1000 AB = 101001 F = CD1010 1011 1100 AB = 111101

**(b)** F = S(1, 2, 5, 7, 8, 10, 11, 13, 15)

1111



Part 2:



Question 10 (5 marks)

A combinational circuit is specified by the following three Boolean functions: Implement the circuit with a decoder constructed with NAND gates and NAND or AND gates connected to the decoder outputs. Use a block diagram for the decoder. Minimize the number of inputs in the external gates.

- F1 (A, B, C) =  $\Sigma$  (1, 4, 6)
- F2 (A, B, C) =  $\Sigma$  (3, 5)
- F3 (A, B, C) =  $\Sigma$  (2, 4, 6, 7)

#### **Solution:**



Question 11 (5 marks)

• The waveforms in Figure below are observed on the inputs of a 8-input multiplexer. Sketch the Y output waveform.

Figure 1: 74HC151 8-Input Multiplexer



• For the 4-bit comparator in figure below, plot the output waveforms for A > B, A < B, and A = B for each time interval. The outputs are active-HIGH



#### **Solution:**



**a**)



b) 🕨

Use the following 2x4 decoders to implement given functions separately. Note: You are supposed to use the following block diagrams for each part and implement it by connecting them properly.



a.  $F(A,B,C) = \sum (0,1,2,4,6)$ 

b. 
$$F(A, B, C) = \prod (1,4,5,6)$$

#### **Solution:**



Question 13 (5 marks)

Apply the Waveform give below to the comparator circuit. Determine the output waveforms of A==B, A>B, A<B which are active low enable.



# **Solution:**



# EE1005 – Digital Logic Design Assignment – 5 Part – 2 Spring 2024

**Sequential Circuits** 

Deadline: 10<sup>th</sup> May 2024 Total Marks: 110

Note: Incase if the explanation is wrong, copied/plagiarized and not correct, that question will receive 0 marks.

**Max Limit: 5-8 lines** 

#### **Question 1**

[3 + 2 + 3 + 2 = 10 Marks]

Design a sequential circuit by using D Flip Flop to detect the sequence of three or more 0's in an input sequence of bits. The output of the circuit should be 1 when three or more 0's appears at the input, otherwise the output should be 0. You can complete your design by constructing:

- 1. State Diagram
- 2. State Table
- 3. Flip Flop Input Equations
- 4. Circuit Diagram
- 5. Explain the design in your own words



# . State Table :.

| Present | state |    | Input | Next 5   | late | output |
|---------|-------|----|-------|----------|------|--------|
| A       | В     |    | ×     | // (CHI) | B(f+ | ) a    |
| 0       | 0     |    | 0     | 0        | 1    | 0      |
| 0       | 0     |    | 1     | 0        | 0    | 0      |
| 0       | 1     |    | 0     | t        | 0    | 0      |
| 0       | ì     | 13 | 1     | 0        | 0    | .0     |
| t       | 0     |    | 0     | + 1      | 1    | 0      |
| 1       | 0     |    | ,1 :/ | - 0      | 0    | 0      |
| 1       | 1     |    | o     | gal . P  | 1    | i.     |
| 1       | 1     |    | 1     | 0        | 0    | 1      |

# · Flip - Flop Input equations :-



$$A(t+1) = Bx' + Ax'$$

$$= x'(A+B)$$







Question 2 
$$[3+2+3+2=10 \text{ Marks}]$$

Design a sequential circuit with two D flip-flops A and B, and one input x. When x = 0, the state of the circuit remains the same. When x = 1, the circuit goes through the state transitions from 00 to 01, to 11, to 10, back to 00, and repeats. Complete your design by constructing:

- 1. State Diagram
- 2. State Table
- 3. Flip Flop Input Equations
- 4. Circuit Diagram
- 5. Explain your design in your own words.





Question 3 [3+2+2+3+2 = 12 Marks]

Design a sequential circuit with two JK flip-flops A and B, and one input x. When x = 0, the state of the circuit remains the same. When x = 1, the circuit goes through the state transitions from 00 to 11, to 01, to 10, back to 00, and repeats. Complete your design by finding:

- 1. State Diagram
- 2. State Table
- 3. Flip Flop Inputs
- 4. Flip Flop Input Equation
- 5. Circuit Diagram
- 6. Explain the design in your own words



| n +     | Clte  | Input | Ne | nt St | ate |    | 1    | mpu |   |
|---------|-------|-------|----|-------|-----|----|------|-----|---|
| Present | STACE | - 1   | A  | B     |     | AG | KA   | JBK | B |
| A       | 6     | X     |    | 0     |     | 0  | ×    | 0   | × |
| 0       | 0     | 0     | 6  | ı     |     | 1  | ×    | 1   | X |
| 0       | 0     | 0     | 0  | 1     |     | 0  | ×    | ×   | 0 |
| 0       | ,     | 1     | 1  | 0     |     | 1  | ×    | ×   | 1 |
| 0       | 6     | 0     | 1  | 0     |     | X  | 0    | 0   | X |
| ı       |       | 1     | 0  | 0     | 1   | X  | 1 -  | 0   | X |
| 1       |       | 6     | 1  | 1     |     | X  | 0    | X   | 0 |
| 1       | 1     |       | 0  | t     |     | ×  | ı    | X   | C |
| 1       | 1     |       |    |       |     |    | 0.00 |     |   |

# Flip flop input equations.

| T    | AB | X 00 | 01. | П | 10 |
|------|----|------|-----|---|----|
| (Ab) | 0  | 0    | I   | 叫 | 0  |
|      | 1  | X    | X   | × | ~  |

JA = X







Question 4 [10 + 12 + 12 = 34 Marks]

A sequential circuit has three flip-flops A, B, C; one input x; and one output y. The state diagram is shown in figure below. The circuit is to be designed by treating the unused states as don't-care conditions. **Explain each design in your own words.** 

- i. Use D Flip Flops for design
- ii. Use JK Flip Flops for design  $\,$
- iii. Use T Flip Flops for design



#### i. With D Flip Flop

| 1 | resei<br>State |   | Input | ı | Next<br>State |   | Output |
|---|----------------|---|-------|---|---------------|---|--------|
| A | В              | C | x     | A | В             | C | y      |
| 0 | 0              | 0 | 0     | 0 | 1             | 1 | 0      |
| 0 | 0              | 0 | 1     | 1 | 0             | 0 | 1      |
| 0 | 0              | 1 | 0     | 0 | 0             | 1 | 0      |
| 0 | 0              | 1 | 1     | 1 | 0             | 0 | 1      |
| 0 | 1              | 0 | 0     | 0 | 1             | 0 | 0      |
| 0 | 1              | 0 | 1     | 0 | 0             | 0 | 1      |
| 0 | 1              | 1 | 0     | 0 | 0             | 1 | 0      |
| 0 | 1              | 1 | 1     | 0 | 1             | 0 | 1      |
| 1 | 0              | 0 | 0     | 0 | 1             | 0 | 0      |
| 1 | 0              | 0 | 1     | 0 | 1             | 1 | 0      |
| 1 | 0              | 1 | 0     | X | X             | X | X      |
| 1 | 0              | 1 | 1     | X | X             | X | X      |
| 1 | 1              | 0 | 0     | X | X             | X | X      |
| 1 | 1              | 0 | 1     | X | X             | X | X      |
| 1 | 1              | 1 | 0     | X | X             | X | X      |
| 1 | 1              | 1 | 1     | X | X             | X | X      |











#### With JK Flip Flop ii.

| Pre | sent S | tate | Input | Ne | xt St | ate | Output |       | Fli | p Flo | p Inp          | uts     |    |
|-----|--------|------|-------|----|-------|-----|--------|-------|-----|-------|----------------|---------|----|
| A   | В      | C    | x     | A  | В     | C   | у      | $J_A$ | KA  | $J_B$ | K <sub>B</sub> | $J_{C}$ | Kc |
| 0   | 0      | 0    | 0     | 0  | 1     | 1   | 0      | 0     | X   | 1     | X              | 1       | X  |
| 0   | 0      | 0    | 1     | 1  | 0     | 0   | 1      | 1     | X   | 0     | X              | 0       | X  |
| 0   | 0      | 1    | 0     | 0  | 0     | 1   | 0      | 0     | X   | 0     | X              | X       | 0  |
| 0   | 0      | 1    | 1     | 1  | 0     | 0   | 1      | 1     | X   | 0     | X              | X       | 1  |
| 0   | 1      | 0    | 0     | 0  | 1     | 0   | 0      | 0     | X   | X     | 0              | 0       | X  |
| 0   | 1      | 0    | 1     | 0  | 0     | 0   | 1      | 0     | X   | X     | 1              | 0       | X  |
| 0   | 1      | 1    | 0     | 0  | 0     | 1   | 0      | 0     | X   | X     | 1              | X       | 0  |
| 0   | 1      | 1    | 1     | 0  | 1     | 0   | 1      | 0     | X   | X     | 0              | X       | 1  |
| 1   | 0      | 0    | 0     | 0  | 1     | 0   | 0      | X     | 1   | 1     | X              | 0       | X  |
| 1   | 0      | 0    | 1     | 0  | 1     | 1   | 0      | X     | 1   | 1     | X              | 1       | X  |
| 1   | 0      | 1    | 0     | X  | X     | X   | X      | X     | X   | X     | X              | X       | X  |
| 1   | 0      | 1    | 1     | X  | X     | X   | X      | X     | X   | X     | X              | X       | X  |
| 1   | 1      | 0    | 0     | X  | X     | X   | X      | X     | X   | X     | X              | X       | X  |
| 1   | 1      | 0    | 1     | X  | X     | X   | X      | X     | X   | X     | X              | X       | X  |
| 1   | 1      | 1    | 0     | X  | X     | X   | X      | X     | X   | X     | X              | X       | X  |
| 1   | 1      | 1    | 1     | X  | X     | X   | X      | X     | X   | X     | X              | X       | X  |

By using k-maps the equations for 
$$J_A$$
,  $K_A$ ,  $J_B$ ,  $K_B$ ,  $J_C$ ,  $K_C$  and  $y$  can be found. 
$$J_A = B'x \qquad \qquad K_A = 1$$
 
$$J_B = A + C'x' \qquad \qquad K_B = C'x + Cx'$$
 
$$J_C = Ax + A'B'x' \qquad \qquad K_C = x$$

y = A'x

The above equations can be used to draw the circuit diagram

iii. With T Flip Flops

| Pres | sent S | State | Input | Ne | xt St | ate | Output | Flip 1           | Flop I  | nputs   |
|------|--------|-------|-------|----|-------|-----|--------|------------------|---------|---------|
| A    | В      | C     | x     | A  | B     | C   | y      | $T_{\mathbf{A}}$ | $T_{B}$ | $T_{C}$ |
| 0    | 0_     | 0     | 0     | 0  | 1     | 1   | 0      | 0                | 1       | 1       |
| 0    | 0      | 0     | 1     | 1  | 0     | 0   | 1      | 1                | 0       | 0       |
| 0    | 0      | 1     | 0     | 0  | 0     | 1   | 0      | 0                | 0       | 0       |
| 0    | 0      | 1     | 1     | 1  | 0     | 0   | 1      | 1                | 0       | 1       |
| 0    | 1      | 0     | 0     | 0  | 1     | 0   | 0      | 0                | 0       | 0       |
| 0    | 1      | 0     | 1     | 0  | 0     | 0   | 1      | 0                | 1       | 0       |
| 0    | 1      | 1     | 0     | 0  | 0     | 1   | 0      | 0                | 1       | 0       |
| 0    | 1      | 1     | 1     | 0  | 1     | 0   | 1      | 0                | 0       | 1       |
| 1    | 0      | 0     | 0     | 0  | 1     | 0   | 0      | 1                | 1       | 0       |
| 1    | 0      | 0     | 1     | 0  | 1     | 1   | 0      | 1                | 1       | 1       |
| 1    | 0      | 1     | 0     | X  | X     | X   | X      | X                | X       | X       |
| 1    | 0      | 1     | 1     | X  | X     | X   | X      | X                | X       | X       |
| 1    | 1      | 0     | 0     | X  | X     | X   | X      | X                | X       | X       |
| 1    | 1      | 0     | 1     | X  | X     | X   | X      | X                | X       | X       |
| 1    | 1      | 1     | 0     | X  | X     | X   | X      | X                | X       | X       |
| 1    | 1      | 1     | 1     | X  | X     | X   | X      | X                | X       | X       |

The above equations can be used to draw circuit diagram.

Question 5 
$$[3 + 8 + 3 = 14 \text{ Marks}]$$

For the following state table:

|               | Next  | State            | Ou    | tput  |
|---------------|-------|------------------|-------|-------|
| Present State | x = 0 | x = 1            | x = 0 | x = 1 |
| a             | f     | b                | 0     | 0     |
| b             | d     | c                | 0     | 0     |
| c             | f     | e                | 0     | 0     |
| d             | g     | a                | 1     | 0     |
| e             | d     | c                | 0     | 0     |
| f             | f     | $\boldsymbol{b}$ | 1     | 1     |
| g             | g     | h                | 0     | 1     |
| h             | g     | a                | 1     | 0     |

- i. Draw the corresponding state diagram.
- ii. Tabulate the reduced state table.
- iii. Draw the state diagram corresponding to the reduced state table

#### **Solution:**

| Present State | Next State |       | Output |       |
|---------------|------------|-------|--------|-------|
|               | x = 0      | x = 1 | x = 0  | x = 1 |
| a             | f          | b     | 0      | 0     |
| b             | d          | С     | 0      | 0     |
| c             | f          | е     | 0      | 0     |
| d             | g          | a     | 1      | 0     |
| e             | d          | С     | 0      | 0     |
| f             | f          | b     | 1      | 1     |
| g             | g          | h     | 0      | 1     |
| h             | g          | a     | 1      | 0     |

States b and e are equivalent, and d and h are also equivalent. So, removing e and h, and then replacing e and h with b and d respectively in remaining table we get.

| Present State | Next State |       | Output |       |
|---------------|------------|-------|--------|-------|
| Present State | x = 0      | x = 1 | x = 0  | x = 1 |
| a             | f          | b     | 0      | 0     |
| b             | d          | с     | 0      | 0     |
| С             | f          | b     | 0      | 0     |
| d             | g          | a     | 1      | 0     |
| f             | f          | b     | 1      | 1     |
| g             | g          | d     | 0      | 1     |

States a and c are equivalent, removing c and replacing c with a in remaining table, we get.

| Present State | Next State |       | Output |       |
|---------------|------------|-------|--------|-------|
|               | x = 0      | x = 1 | x = 0  | x = 1 |
| a             | f          | b     | 0      | 0     |
| b             | d          | a     | 0      | 0     |
| d             | g          | a     | 1      | 0     |
| f             | f          | b     | 1      | 1     |
| g             | g          | d     | 0      | 1     |

There are no more equivalent states, so this is the reduced state table.

State diagrams can be drawn from the given and reduced state tables easily.

Question 6 [3\*5=15 Marks]

There are basically four main types of flip-flops: SR, D, JK, and T. The major differences in these flip-flop types are in the number of inputs they have and how they change state. For each of these flip-flop types implement the following:

- Characteristic Table
- State Diagram and Characteristic equations
- Excitation table.

#### **Solution:**

| Name /<br>Symbol                                                                                             | Characteristic<br>(Truth) Table                                                                                                                                                                                                                                                                                                                                                     | State Diagram /<br>Characteristic Equations                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Excitation Table                                                                                                                                                                                            |
|--------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $\begin{array}{ccc} \mathbf{SR} & & & \\ & - & & \\ & S & & Q \\ & - & \\ & - & & \\ & R & & Q' \end{array}$ | S R Q Qnext<br>0 0 0 0 0<br>0 0 1 1<br>0 1 0 0<br>0 1 1 0<br>1 0 0 1<br>1 0 1 1<br>1 1 0 ×<br>1 1 1 ×                                                                                                                                                                                                                                                                               | $SR=00$ or $01$ $SR=01$ $Q=0$ $SR=01$ $Q_{next} = S + R'Q$ $SR = 0$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Q Qnext S R<br>0 0 0 ×<br>0 1 1 0<br>1 0 0 1<br>1 1 × 0                                                                                                                                                     |
| $ \begin{array}{ccc} JK \\ & & Q \\ & & CIk \\ K & Q' \end{array} $                                          | J         K         Q         Onext           0         0         0         0           0         0         1         1           0         1         0         0           0         1         1         0           1         0         0         1           1         0         1         1           1         1         0         1           1         1         1         0 | $JK=10 \text{ or } 11$ $JK=00 \text{ or } 01$ $Q=0$ $JK=01 \text{ or } 11$ $Q_{next} = J'K'Q + JK' + JKQ'$ $= J'K'Q + JK'Q + JK'Q' + JKQ'$ $= K'Q(J'+J) + JQ'(K'+K)$ $= K'Q + JQ'$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Q         Qnext         J         K           0         0         0         ×           0         1         1         ×           1         0         ×         1           1         1         ×         0 |
| $ \begin{array}{ccc} \mathbf{D} & \mathcal{Q} \\ \longrightarrow Clk & \mathcal{Q}' \end{array} $            | <u>D</u> <u>Q</u> <u>Qnext</u><br>0 × 0<br>1 × 1                                                                                                                                                                                                                                                                                                                                    | D=0 $Q=0$ | Q         Qnext         D           0         0         0           0         1         1           1         0         0           1         1         1                                                   |
| $\begin{array}{ccc} & \mathbf{T} & & \\ & & \mathcal{C}lk & \\ & & \mathcal{Q}' \end{array}$                 | T Q Qnext<br>0 0 0<br>0 1 1<br>1 0 1<br>1 1 0                                                                                                                                                                                                                                                                                                                                       | T=1 $Q=0$ $T=1$ $Q=0$ $T=1$ $Q=0$ $T=0$ $T=0$ $Q=0$ $T=1$ $Q=0$ $T=0$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Q Qnext T 0 0 0 0 1 1 1 0 1 1 1 0                                                                                                                                                                           |

Solution

Design a synchronous counter by using T-Flip Flop(s) that counts in the following sequence:

$$0 \rightarrow 2 \rightarrow 3 \rightarrow 6 \rightarrow 4 \rightarrow 7$$

- 1. Take the unused states as don't care
- 2. Modify the above counter to make it self-correcting (in case of an invalid input, the counter should move to the possible next state, for example if input is 1, then the next state should be 2).
- 3. Explain how design 1 and 2 are different and how did you construct it?

#### **Solution:**

